Check for updates

DOI: 10.1049/pel2.12263

### ORIGINAL RESEARCH



## Improved simulation modelling and its verification for SiC **MOSFET**

Xin Yang D Ziru Wang Yifei Ding D Jiawen Li Mengwei Xu

College of Electrical and Information Engineering, Hunan University, Changsha, China

### Correspondence

Xin Yang, College of Electrical and Information Engineering, Hunan University, Changsha 410082,

Email: xyang@hnu.edu.cn

#### Funding information

National Natural Science Foundation of China, Grant/Award Number: 52077071

### **Abstract**

Of crucial importance is to accurately simulate its switching characteristics for the application of SiC MOSFET. Due to the ultrafast switching capability, SiC MOSFET is dependent on interelectrode capacitances and extremely sensitive to parasitics. Therefore, accurate modelling of interelectrode capacitances and knowledge of parasitics are required. Here, an improved SiC MOSFET model driven by an empirical formula with three segments for the non-linear drain-to-gate capacitance in relationship with the drain-to-source voltage is developed. In this way, the capacitance fitting at the inflection point that has a great impact on the switching delay is much improved. By simple self-made high-voltage C-V measurement systems, the accuracy of the proposed formula is verified. More importantly, intruded parasitics by the commonly-used coaxial shunt current measurement loop is analvsed in detail. The equivalent circuit of the current measurement loop is incorporated into the device simulation circuit to compensate measurement errors. In this way, the improved model can be more reliably verified and evaluated. A double pulse test is built to verify the proposed model. By comparison of simulation and experimental results, the proposed model works well at different voltage and current operating conditions and offers a reliable and accurate modelling approach.

## INTRODUCTION

In recent years, the fast development of SiC power devices has been bringing about advanced power electronic equipment with lower power losses, higher power density and higher operating temperature. SiC MOSFET, as the most popular wide bandgap power device, has been extensively developed, researched and widely used in switching power supplies, motor drives and photovoltaic generation [1-3]. An accurate SiC MOSFET model to accurately simulate the current and voltage switching transients is of great significance in order to estimate switching power losses, predict the EMI, analyse switching ringing and

There are a handful of SiC MOSFET models that have been proposed and a review of these SiC MOSFET models has been presented in [4]. The physical models of SiC MOSFET presented in [5-7] demonstrated good accuracy but are less inefficient in implementation, since those physical SiC MOSFET models are dependent on the device parameters. Parameter extraction procedures are required additionally. Thus, behavioural models of SiC MOSFET become more convenient and have been receiving great research interests.

In behavioural models, the non-linear interelectrode capacitances require accurate modelling or fitting in order to accurately characterize the fast switching transient. Ref. [8] mainly describes the nonlinear gate-to-drain capacitance  $C_{pd}$  with a modified switch-model capacitor based on the "switch model" of SIEMENS. The effect of negative gate drive voltage on the gate-to-source  $C_{gs}$  capacitance was particularly discussed in [9, 10]. The three nonlinear interelectrode capacitances are meticulously modelled and the nonlinearity of the drain-to-source capacitance is studied in detail [11, 12]. Customized formulas were used to model the gate-to-drain miller capacitance [13, 14]. In most models [11, 13–15], only a junction capacitance of the SiC MOSFET body diode is used to model the drain-to-source capacitance  $C_{ds}$ , which is prone to inaccuracy. Ref. [15] uses empirical formulas to describe  $C_{gd}$  by hyperbolic tangent and arctangent functions, which greatly improves the simulation convergence. Further  $C_{gd}$  and  $C_{ds}$  fitting improvement is presented in [16-19]. In the latest publications, efforts are

This is an open access article under the terms of the Creative Commons Attribution-NonCommercial-NoDerivs License, which permits use and distribution in any medium, provided the original work is properly cited, the use is non-commercial and no modifications or adaptations are made.

© 2022 The Authors. IET Power Electronics published by John Wiley & Sons Ltd on behalf of The Institution of Engineering and Technology.

wileyonlinelibrary.com/iet-pel IET Power Electron. 2022;15:728-737.

constantly made to improve the SiC model to consider ultralow turn-off losses precisely in the condition of small driver resistance and small load current [20, 21]. To balance the trade-off between accuracy and efficiency, analytic models for more accurate switching loss prediction are developed in [22-24]. A universal SPICE model for field-effect transistors, independent from technology and semiconductor material, is developed in [25]. Through careful evaluation of model accuracy and run-time, specific recommendations for optimal implementations of interelectrode capacitances was offered in SPICE [26]. Comprehensive characterization of these non-linear interelectrode capacitances are carried out in [27] to develop accurate simulation models and to improve understanding of the device behaviour. As it can be seen, improvement for more accurate modelling of interelectrode capacitances is still the main pursuit for power electronic researchers and engineers.

More importantly, the influence of parasitics introduced by measurement probes is normally ignored for verification of SiC MOSFET modelling, which has been proven to introduce measurement errors and even worse, impedance-oriented transient instability [28–30]. The critical parametric inaccuracies and the measurement errors will considerably undermine the evaluation of the SiC MOSFET models. At present, coaxial shunts are widely used to measure the current of SiC MOSFET with a demanded wide bandwidth. Ref. [28] measured the parasitic inductance of the coaxial shunt power loop and the measurement loop, and provided its equivalent circuit. Refs. [29, 30] provided experimental evidence that voltage probes mainly contribute to the potential instability and the measurement delay mainly caused by additional stray elements of the coaxial shunt is very comparable to the fast switching duration of SiC MOSFET.

In this paper, an improved SiC MOSFET SPICE model is proposed developed by the EKV MOSFET model. Both static characteristics and interelectrode capacitances of SiC MOSFET from Wolfspeed C2M0080120D are intentionally measured for the proposed model. Non-linear interelectrode capacitances are carefully modelled and verified by simple self-made high-voltage C-V measurement systems. Both the non-linear gate-to-drain capacitance and drain-to-source capacitance fitting are optimized. In this way, the capacitance fitting at the inflection point that has a great impact on the switching delay is much improved. Furthermore, the parasitic parameters of the current measurement loop are accounted for better evaluation of the proposed SiC MOSFET model. The improved model is implemented in LTspice circuit simulation. In order to verify the accuracy of the proposed SiC MOSFET SPICE model, a double pulse test is built. The simulation results are in excellent agreement with the experimental results under different operating voltage and current conditions.

## 2 | IMPROVED SPICE MODEL FOR THE SIC MOSFET

Figure 1a shows the cross section of one cell in a SiC MOSFET. The main dielectrics for inducing interelectrode capacitances are the depletion layer formed in the N-region and the gate oxide. These capacitances including  $C_{m}$ ,  $C_{oxc}$ ,  $C_{oxc}$  and  $C_{oxd}$  aris-



**FIGURE 1** The structure and model of SiC MOSFET. (a) Cross section of a MOSFET cell. (b) Behavioral model of SiC MOSFET

ing from the gate oxide have nearly constant values, irrespective of the gate voltage applied across it.  $C_{\ell}$  is dependent on the depletion layer under the gate. However, the capacitances ( $C_{gdj}$  and  $C_{dsj}$ ) resulted from the depletion layer will change with the applied drain voltage across it. The capacitance components that reside in the SiC MOSFET are integrated into the interelectrode capacitances  $C_{gs}$ ,  $C_{gd}$ , and  $C_{ds}$ :

$$\begin{cases} C_{gs} = C_m + C_{oxs} + \frac{1}{1/C_{oxc} + 1/C_c} \\ C_{gd} = \frac{1}{1/C_{oxd} + 1/C_{gdj}} \\ C_{ds} = C_{dsj} \end{cases}$$
 (1)

The typical SiC MOSFET behavioural model can be shown in Figure 1b. The model contains the voltage control current source  $M_1$  used to describe the lateral MOS channel, the body diode  $D_{body}$ , the internal gate resistance  $R_{g,int}$ , and the interelectrode capacitances Cgs, Cgd, and  $C_{ds}$ . In addition, the critical parasitic package inductance at the drain terminal  $L_d$ , at the source terminal  $L_s$  and at the gate terminal  $L_g$ , all of which can be measured with a network analyser based on two-port S-parameters measurement [31].

# 2.1 | Static characteristics modelling of SiC MOSFET

 $M_1$  and  $R_{g,int}$  are used to describe the static characteristics of SiC MOSFET. The internal gate resistance  $R_{g,int}$  is 4.6  $\Omega$  as provided in the datasheet of Wolfspeed C2M0080120D [38]. The traditional Shichman–Hodges model is adopted in [8, 10, 15]. Although the simulated curves seem to match closely with those in the datasheet, the model has a smaller number of coefficients for adjustment. Thus, its accuracy under certain conditions is limited. According to [13, 32–33], the Enz–Krummenacher–Vittoz (EKV) model is able to predict MOSFET static behaviours all over the weak, moderate and strong inversion regions with a single expression. Compared with models in [10–15], its parameter extraction process is more straightforward.



**FIGURE 2** Static characteristic curves comparisons at 25  $^{\circ}$ C. (a) Transfer characteristic. (b) I-VOutput characteristic

Here, we still use the improved EKV model proposed in [32, 33] to describe  $M_1$ . The drain current  $I_d$  is determined by the drain-to-source voltage  $V_{ds}$  and the gate-to-source voltage  $V_{gs}$ , as shown in Equation (2). For the transfer characteristic curve and output characteristic curves, a comparison between the measured results using Agilent B1505A Power Device analyser/curve tracker and the datasheet curves is shown in Figure 2. It can be clearly seen that measured data have appreciable discrepancies with those in the datasheet. In Figure 2b, the differences between measured and datasheet's I-V curves differ greatly. Therefore, the fitting coefficients in Equation 2 must be extracted according to the measured data, as shown in Table 1 of the Appendix. The simulation curves are compared with the measured curves as shown in Figure 2. It can be found that, at different  $V_{gs}$ , the simulation static characteristic curves match accurately with the measured curves:

$$I_{d} = 2g_{m}\phi_{t}^{2}k_{s}\left\{ \begin{bmatrix} \ln\left(1 + e^{\frac{(V_{gs} - V_{fb})}{2k_{s}}\phi_{t}}\right) \end{bmatrix}^{k} \\ -\left[\ln\left(1 + e^{\frac{(V_{gs} - V_{fb}) - nV_{ds}^{a}}{2k_{s}}\phi_{t}}\right) \end{bmatrix}^{k} \right\} (1 + \lambda V_{ds})$$
(2)

**TABLE 1** Parameters in EKV model

| Description                        | Value                                                                                                                                                     |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transconductance                   | 0.6585                                                                                                                                                    |
| Thermal voltage                    | 0.7802                                                                                                                                                    |
| Sub-threshold slope parameter      | 0.6468                                                                                                                                                    |
| Threshold voltage                  | 5.4084                                                                                                                                                    |
| Law exponent                       | 1.9669                                                                                                                                                    |
| Channel lengthmodulation parameter | 0.0357                                                                                                                                                    |
| Triode region parameters           | 1.3048                                                                                                                                                    |
| Triode region parameters           | 0.7929                                                                                                                                                    |
|                                    | Transconductance Thermal voltage Sub-threshold slope parameter Threshold voltage Law exponent Channel lengthmodulation parameter Triode region parameters |

# 2.2 | Dynamic characteristics modelling of SiC MOSFET

The three non-linear interelectrode capacitances  $C_{gs}$ ,  $C_{gd}$ ,  $C_{ds}$  and body diode  $D_{\rm body}$  play an important role in describing the dynamic characteristics. These interelectrode capacitances of SiC MOSFET determine the switching waveforms and oscillation of the device, so it must be accurately modelled. Therefore, an accurate C-V characterization system of SiC MOSFET under different operating voltages is the foundation of device modelling.

These three measurement circuits are developed to measure the C-V curve of  $C_{ds}$  (contain the junction capacitance of  $D_{body}$ ),  $C_{gd}$  and  $C_{gs}$  respectively as shown in Figure 3. A voltage bias is added between drain and source of SiC MOSFET in Figure 3a. In Figure 3b, the gate of the SiC MOSFET is grounded by a large resistor  $R_3$ , which can be seen as a voltage bias between the drain and the gate. A voltage bias is applied between the gate and source of a SiC MOSFET in Figure 3c. They are connected to the impedance analyser E4990A respectively so as to obtain three sets of C-V curves following a similar operating principle in [34]. In the  $C_{gs}$  measurement circuit as shown in Figure 3a,  $R_{1,3} = 78 \text{ k}\Omega$  and  $C_{2,3} = 1000 \text{ pF}$  form a low-pass filter with a cut-off frequency of 2 kHz.  $R_{2.4} = 39$  $k\Omega$  is to prevent excess current.  $C_1 = 1 \mu F$  is the high voltage capacitor, to isolate the AC part and the DC part.  $L_1 = 1$ mH allows DC signal to pass through while blocking small AC signal.  $C_4 = 1 \,\mu\text{F}$  enables small signals through  $C_{gc}$  and  $C_{ge}$  to flow to the ground, ensuring that only AC current through  $C_{ee}$ can be collected by the impedance analyser. The zener diode 1N4739  $ZD_{1,2}$  and the rectifier diode 1N4004  $D_{1-10}$  are used to protect the measuring terminals of the impedance analyser from overvoltage. Compared with [34], the circuit in this paper saves several protection diodes and a high voltage capacitor. The device parameters in Figure 3b,c are the same as those in Figure 3a. The diodes in the measurement circuit are used to protect the measuring instrument from overvoltage. Three simple high-voltage measurement circuits as shown in Figure 4a-c are self made. Figure 4d shows the experimental platform and self-made circuit boards for measuring the interelectrode capacitances. The measured curves for the interelectrode capacitances are presented in Figure 5.



**FIGURE 3** The schematic for interelectrode capacitance measurement. (a) The PCB for measuring  $C_{\rm gs}$ . (b) The PCB for measuring  $C_{\rm gd}$ . (c) The PCB for measuring  $C_{\rm ds}$ 



**FIGURE 4** Test platform. (a) The PCB for measuring  $C_{\rm gs}$ . (b) The PCB for measuring  $C_{\rm gd}$ . (c) The PCB for measuring  $C_{\rm ds}$ . (d) Test layout



**FIGURE 5** Values of terminal capacitances in relationship with the drain–source voltage. Adding the inflection point to the graph

Considering the influence of negative  $V_{gs}$ ,  $C_{gr}$  can be modelled by the hyperbolic tangent function proposed in [15]:

$$C_{gs} = 0.5C_{gsm}(1 - \tanh(V_{gs})) + C_{gs\min}$$
 (3)

where  $C_{\rm gsmin}$  is the gate-to-source capacitance at which  $V_{\rm gs}$  is positive.  $C_{\rm gsm}$  is the gate-to-source capacitance increment when the  $V_{\rm ps}$  is negative.

The variable capacitance can be implemented using a voltage controlled current source [14–16], where C is the expression of curve-fitted functions and V is the voltage on the capacitance. This variable capacitance model is widely-used in SiC MOSFET modelling as it can avoid the risk of non-convergence.

 $C_{\rm gd}$  is formed by the series connection of the oxide capacitance  $C_{\rm ox}$  and the depletion region capacitance  $C_{\rm gdj}$  as mentioned. When the drain voltage is forward biased and  $V_{\rm gs}$  is greater than the threshold voltage, the miller capacitance is physically  $C_{\rm ox}$ , representing the maximum value of  $C_{\rm gd}$ . As the drain voltage increases and  $V_{\rm gs}$  is below the threshold voltage, the depletion region expands and  $C_{\rm gdj}$  decreases correspondingly. The final  $C_{\rm gd}$  is determined by the series of  $C_{\rm ox}$  and  $C_{\rm gdj}$ , representing the minimum value of  $C_{\rm gd}$ . This can be clearly reflected in the  $C_{\rm rss}$  curve of Figure 5.

When  $V_{gd} < 0$ , there are two different decay rates of  $C_{gd}$  with  $V_{ds}$  increasing, which forms a clear inflection point in the typical  $C_{rss}$  curve as shown in Figure 5. The inflection point is one of the main contributors to the switching transients as it directly determines the gate delay of switching behaviours. A single mathematical function can have difficulties in simulating such a change in the capacitance here [15]. To achieve as good fitting as possible, this paper separates the  $C_{gd}$ – $V_{ds}$  curve into two parts at the inflection point and models the  $C_{gd}$  piecewise fitting. According to the measurement in Figure 4, the decaying rate changes when  $V_{ds}$  is approximately equal to 10 V. The capacitance  $C_{gd}$  model with  $V_{gd}$  < 0 is divided into two parts,

and the improved fitting formula is shown as:

$$C_{\rm gd} = \begin{cases} {\rm A} \tanh(GV_{\rm gd}) + {\rm B} & V_{\rm gd} > 0 \\ {\rm Catan}(GV_{\rm gd}) + {\rm D} & -10 < V_{\rm gd} < 0 \\ {\rm Eatan}(HV_{\rm gd}) + {\rm F} & V_{\rm gd} < -10 \end{cases} \tag{4} \label{eq:cgd}$$

where A, B, C, D, E, F, G and H are all constants,  $V_{gd} = -V_{ds}$ . The junction capacitance  $C_j$  of the body diode and  $C_{ds}$  are both depletion layer capacitances at the PN junction of the P+region and the N-region. Previously, most conventional works only employ  $C_j$  as Equation (5) to describe  $C_{ds}$ . However, the junction capacitance of the SiC MOSFET body diode cannot represent the actual  $C_{ds}$  during the MOSFET switching. An auxiliary capacitance  $C_{ds}$  is introduced to correct the  $C_{ds}$  curves, which can improve the  $C_{ds}$  modelling [18]. The  $C_{ds}$  is obtained by fitting the difference between  $C_{ds}$  and  $C_{Js}$ . The fitting expression is shown as Equation (6).

$$C_{j} = C_{j0} \left( 1 - \frac{V_{D}}{V_{I}} \right)^{-m} \tag{5}$$

$$C'_{ds} = C_{ds} - C_{j}$$

$$= \frac{p_{7}(V_{ds})^{1.5} + p_{5}V_{ds} + p_{3}(V_{ds})^{0.5} + p_{1}}{p_{8}(V_{ds})^{2} + p_{6}(V_{ds})^{1.5} + p_{4}V_{ds} + p_{2}(V_{ds})^{0.5} + 1}$$
(6)

The simulated results compared with the measured curves for  $V_{ds}$  of 0–300 V is shown in Figure 5. Compared with the curves of conventional  $C_{\rm oss}(C_{\rm oss}=C_{\rm gd}+C_{\rm ds})$  simulated model, the improved simulated model better match with the measured curves, especially for reverse transfer capacitance  $C_{\rm rss}$ . The gate-to-drain capacitance fitted by Equation (4) follows perfectly to the measured data, especially near the inflection point. The accuracy of the proposed method can also be verified.

# 2.3 | Circuits for parasitics in current measurement loop

Due to the fast switching characteristics, a wide-bandwidth coaxial shunt is normally utilized to capture the fast current transients. However, using such a coaxial shunt to measure current, additional stray elements will be introduced to the measurement loop. As shown in Figure 6, a parasitic inductance will be introduced to the main power processing loop, which is in series connection with the coaxial shunt resistor  $R_{shunt}$ contributed by the inner and outer coaxial conductor [35, 36]. Another parasitic inductance is introduced to its output side. A SSDN-005(400 MHz) coaxial shunt from T&M Research Products Inc. is used here, whose electrical specifications of parasitics are shown in Figure 6. The coaxial shunt is then connected to the oscilloscope by a coaxial cable with BNC connecters. The coaxial cable demonstrated a typical property of transmission line, which can be presented by a line-parameter model as shown in Figure 6. The parasitic parameters of the equivalent



FIGURE 6 The model of the coaxial shunt current measurement loop

circuit of a coaxial cable per unit length are shown in Equation (7) [37]. Rc, Lc, Gc, and Cc represent the primary resistance  $(\Omega/m)$ , inductance (H/m), conductance (S/m) and capacitance (F/m) per unit length, respectively:

$$R_{c} = \sqrt{\frac{f\mu_{1}}{4\pi\sigma_{1}}} \left(\frac{1}{a} + \frac{1}{b}\right)$$

$$L_{c} = \frac{\mu}{2\pi} \ln\left(\frac{b}{a}\right)$$

$$C_{c} = \frac{2\pi\varepsilon}{\ln\left(\frac{b}{a}\right)}$$

$$G_{c} = \frac{2\pi\sigma}{\ln\left(\frac{b}{a}\right)}$$
(7)

where a is radius of the inner conductor, b is inner radius of the outer conductor.  $\mu$ ,  $\varepsilon$ , and  $\sigma$  are the permeability, permittivity, and conductivity of the dielectric filled between the inner and outer conductors, respectively.  $\mu_1$  and  $\sigma_1$  are the permeability and conductivity of the inner and outer conductors.

The input resistor of the oscilloscope is chosen to be 50  $\Omega$  to match the impedance of the current measurement loop. Finally, the parasitic model of the overall shunt current measurement loop (including the coaxial shunt, coaxial cable and oscilloscope) can be built as shown in Figure 7 a, which can be integrated into a device simulation model of a double-pulse test circuit.

# 3 | COMPARISONS OF EXPERIMENTAL AND SIMULATION RESULTS

The simulation circuit is implemented in LTspice in Figure 7b. The simulation circuit for the current measurement loop is also built. The rise and fall time of the drive voltage  $V_{\rm g}$  are considered, which can be regarded as about 10 ns. The switching loop inductance  $L_{loop}$  is calculated from the turn-off switching oscillation frequency.  $V_{\rm DC}$  is the DC bus voltage,  $R_{\rm shunt}$  is the



FIGURE 7 (a) The simulation circuit of the measurement loop of the coaxial shunt

coaxial shunt inner resistor, which is connected in series with the SiC MOSFET.  $B_1$  is the voltage on  $R_{sbunt}$ ,  $L_{sbunt}$  is the parasitic inductance of coaxial shunt,  $Z_0$  is the input resistance of oscilloscope, which is 50  $\Omega$  for impedance matching as mentioned in Section 2.3. It should be noted the simulated  $I_d$  is on the current measurement loop as shown in Figure 7 a, instead of the drain current through the SiC MOSFET.

To verify the SiC MOSFET SPICE model proposed in Section 2, a typical double pulse test platform is built. Tests are completed at a room temperature of 25 °C. Figure 8 is the photograph of the test platform. The SiC MOSFET used here is CREE C2M0080120D (1200 V, 36 A) and the diode is CREE C4D40120D (1200 V, 54 A). The gate driver is 1EDI60N12AF from Infineon. The gate drive voltage is 20 V/-5 V. The external gate resistance  $R_g$  is 10  $\Omega$  and a self-made 150  $\mu$ H air inductor  $L_{load}$  is used as the load. The high-speed switching transients of the SiC MOSFET require that the measurement equipment should have sufficient bandwidth to capture the fast rise and fall edges of the switching waveforms. The effective bandwidth of the measurement system is determined by the bandwidth of the oscilloscope and the bandwidth of the probe. The used oscilloscope is MDO4054C (500 MHz) from Tektronix. The voltage probe THDP0200 (1500 V/150 V, 200 MHz) is used to measure  $V_{\rm ds}$ , and THDP0200 (6000 V/600 V, 100 MHz) is used to measure the drain–source voltage  $V_g$ . A SSDN-005 (400 MHz) coaxial shunt is used to measure the drain current  $I_d$ . All the experiments are carried out at room temperature, as the temperature characteristics are not concerned in this study.

To start with, the line characteristics resulted by the coaxial cable is investigated as the length of coaxial cables would affect the  $I_{\rm d}$  measurement results. Three different cables with differ-



**FIGURE 8** Double pulse test platform. (a) Circuit board. (b) Platform layout

ent lengths are used and connected into the measurement loop respectively to capture the current transients of SiC MOSFET switching. It can be seen that there are appreciable measurement delays between the results of three different cables at both turn-on and turn-off in Figure 9. The measurement delays of  $I_d$  waveform measured by the 0.3 m-in-length and 0.5 m-in-length coaxial cables is significantly greater than that of the 0.15 m-in-length coaxial cable. As the length of the coaxial cable increases, the phase delay of  $I_d$  increases. The greatest difference occurs at the turn-off as shown in Figure 9a, reaching 6 ns. It should be noted that the overall fall time of  $I_d$  is only 20 ns. In other words, the line property of the measurement loop can considerably affect the accuracy of the measured switching transient of SiC MOSFET. Therefore, the influence of the current measurement loop to the device modelling ought to be considered.

Figure 10 shows the measurement waveforms, the simulation waveforms of the improved model (presented in Section 2) and the simulation of the unimproved model at turn-off and turn-on, respectively. The unimproved model (improved fitting of  $C_{oss}$ ) is presented in [18] without considering the influence of current measurement loop, which is developed by fitting the datasheet curves. It can be seen that the simulation with the improved model matches the experiment results much better than the simulation with the unimproved model, especially for turn-off where the SiC MOSFET modelling dominates. The ringing amplitude of  $V_{ds}$  and  $I_d$  of the unimproved model is significantly lower than the experimental results, while the improved model show excellent agreement.



**FIGURE 9**  $I_{\rm d}$  waveforms measured by coaxial cables of different lengths. (a) Turn-off waveforms. (b) Turn-on waveforms

This is mainly contributed by the interelectrode capacitance optimization described in Section 2.2. In addition, the  $I_d$  slope and switching delay time of the improved model are closer to the experiments, which is resulted by the addition of the coaxial shunt measurement loop model. Similar improvement can also be seen in Figure 10a for turn-on. The discrepancies are resulted by the imperfection of the diode model used in this paper.

In order to further verify the applicability of the model at different DC voltages, the DC side voltage is changed to 400 and 500 V in Figures 11 and 12. It can be seen that the simulation waveforms match closely with the experimental results at turn-off. Ringing at the simulated  $V_{ds}$  and  $I_d$  is almost in the same pace with the experimental result, which are contributed by accurate modelling of  $C_{gd}$  and  $C_{ds}$ . At turn-on, the improved model simulates nicely the ringing amplitude of  $V_{ds}$  and  $I_d$ , but there are slight deviations in the di/dt of  $I_d$  and the voltage drop of  $V_{ds}$ , which are also caused by the diode modelling, which is not optimized in this paper.

To verify the model under different gate resistance, double pulse test results when  $R_g = 20~\Omega$  are shown in Figure 13. It can be found that the  $V_{ds}$  simulation waveform can still be aligned nicely with the experimental waveform as previous results.

Twenty different operating conditions (DC-link voltage/ switching current) are selected and tested to further validate the feasibility of the model under a variety of operation conditions.



**FIGURE 10** Comparisons of simulated and experimental waveforms of the improved model and unimproved model at 25 °C. (a) Turn-on waveforms. (b) Turn-off waveforms



**FIGURE 11** Comparisons of simulated and experimental waveforms when  $V_{\rm DC}=400~{\rm V}, I_d=19~{\rm A}, R_{\rm g}=10~{\rm \Omega}, V_{\rm gs}=20~{\rm V}/-5~{\rm V}$ 



**FIGURE 12** Comparisons of simulated and experimental waveforms when  $V_{\rm DC}=500~{\rm V}, I_d=23~{\rm A}, R_p=10~\Omega, V_{gt}=20~{\rm V}/-5~{\rm V}$  at 25 °C



**FIGURE 13** Comparisons of simulated and experimental waveforms at 25 °C. when  $V_{DC} = 400 \text{ V}$ ,  $I_d = 19 \text{ A}$ ,  $R_s = 20 \Omega$ ,  $V_{st} = 20 \text{ V}/-5 \text{ V}$ 

 $R_g$  is set to 10  $\Omega$ . The gate drive voltage is 20 V/-5 V. At the different levels of DC voltages, the switching power losses can be calculated by integral operation of voltage and current waveforms. It can be seen that at different DC voltages. The results are quite satisfactory in both turn-on and turn-off losses profile in Figure 14. At all test points, the switching power loss errors between simulation and tests are mostly less than 10% while the errors in [18] can reach as high as 29%. The results prove that the proposed SiC MOSFET model has very high accuracy on switching transient and power losses prediction.

In summary, for the switching waveforms and switching power loss at turn-off and turn-on, the improved model considering the influence of the current measurement loop shows an excellent agreement with the experimental results. All the parameters of the model are derived from measurement, including the state characteristic curves and interelectrode capacitances. The process of modelling is simple, fast and effec-



**FIGURE 14** Comparisons between simulation and experiment of the switching losses for SiC MOSFET. (a) Turn-off loss at 400 V. (b) Turn-off loss at 400 V. (c) Turn-off loss at 500 V. (d) Turn-off loss at 500 V.

tive. The proposed model with nice simulation convergence produced a reliable and accurate set of results.

### 4 | CONCLUSION

In this paper, an improved SiC MOSFET model driven by an empirical formula with three segments for the non-linear drainto-gate capacitance in relationship with the drain-to-source voltage is developed. In this way, the capacitance fitting at the inflection point that has a great impact on the switching delay is much improved. The static characteristics and interelectrode capacitances of SiC MOSFET from Wolfspeed C2M0080120D are measured to verify the proposed formulation. Based on the EKV model, the static characteristics are modelled by fitting the measured static characteristic curves. Compared with the unimproved model, the improved model can represent the transient waveforms more correctly by optimized  $C_{gd}$  and  $C_{ds}$ , especially when MOSFET is turned off. More importantly, the critical parasitics of the current measurement loop are meticulously investigated. Experimental evidence shows that the greatest measurement delay resulted by the current measurement loop can occupy over 40% errors. In our proposed model, the  $I_d$  slope and switching delay time are closer to the experiments, which is contributed by the successful addition of the coaxial shunt measurement loop model. In this way, the proposed SiC MOSFET can be more accurately evaluated. Finally, a double pulse test platform is built to test the SiC MOSFET. The simulation waveforms and switching losses match closely with the experimental results under different operational conditions. The excellent results display that the improved model can provide an accurate modelling and verification approach.

### **ACKNOWLEDGMENTS**

This work is supported in part by the Chinese National Natural Science Foundation under Grant 52077071.

## CONFLICT OF INTEREST

None.

## DATA AVAILABILITY STATEMENT

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### ORCID

Xin Yang https://orcid.org/0000-0001-6922-2419 Yifei Ding https://orcid.org/0000-0002-5741-4111

## REFERENCES

- Yang, X., Li, J., et al.: Observation of Transient Parity-Time Symmetry in Electronic Systems. Phys. Rev. Lett. 128(6), 065701 (2022). https://journals.aps.org/prl/abstract/10.1103/PhysRevLett.128.065701
- Yin, S.,Gu, Y., Deng, S., Xin, X., Dai, G.: Comparative investigation of surge current capabilities of Si IGBT and SiC MOSFET for pulsed power application. IEEE Trans Plasma Sci. 46(8), 2979–2984 (2018)
- Yang, X., Ding, Y., Wang, J., Liu, G., Palmer, P.R.: An improved fourierseries-based IGBT model by mitigating the effect of Gibbs phenomenon at turn on. IEEE Trans. Electron Dev. 68(7), 3453–3459 (2021)

- Mantooth, H.A., Peng, K., Santi, E., Hudgins, J.L.: Modeling of wide bandgap power semiconductor devices—Part I. IEEE Trans. Electron Dev. 62(2), 423–433 (2014)
- McNutt, T.R., Hefner, A.R., Mantooth, H.A., Berning, D., Ryu, S.: Silicon carbide power MOSFET model and parameter extraction sequence. IEEE Trans. Power Electron. 22(2), 353–363 (2007)
- Kraus, R., Castellazzi, A.: A physics-based compact model of SiC Power MOSFETs. IEEE Trans. Power Electron. 31(8), 5863–5870 (2016)
- Hossain, M.M., Ceccarelli, L., Rashid, A.U., Kotecha, R.M., Mantooth, H.A.: An improved physics-based LTSpice compact electro-thermal model for a SiC power MOSFET with experimental validation. In: ECON 2018– 44th Annual Conference of the IEEE Industrial Electronics Society, Washington, pp. 1011–1016 (2018)
- Wang, J., Zhao, T., Li, J., Huang, A.Q., Callanan, R., Husna, F., Agarwal, A.: Characterization, modeling and application of 10-kV SiC MOSFET. IEEE Trans. Electron Dev. 55(8), 1798–1806 (2008)
- Cui, Y., Chinthavali, M., Tolbert, L.M.: Temperature dependent Pspice model of silicon carbide power MOSFET. In: 2012 Twenty-Seventh Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Orlando, pp. 1698–1704 (2012)
- Sun, K., Wu, H., Lu, J., Xing, Y., Huang, L.: Improved modeling of medium voltage SiC MOSFET within wide temperature range. IEEE Trans. Power Electron. 29(5), 2229–2237 (2014)
- Chen, K., Zhao, Z., Yuan, L., Lu, T., He, F.: The impact of nonlinear junction capacitance on switching transient and its modeling for SiC MOSFET. IEEE Trans. Electron Dev. 62(2), 333–338 (2015)
- Arribas, A.P., Shang, F., Krishnamurthy, M., Shenai, K.: Simple and accurate circuit simulation model for SiC power MOSFETs. IEEE Trans. Electron Dev. 62(2), 449–457 (2015)
- 13. Pushpakaran, B.N., Bayne, S.B., Wang, G., Mookken, J.: Fast and accurate electro-thermal behavioral model of a commercial SiC 1200V, 80 m $\Omega$  power MOSFET. In: 2015 IEEE Pulsed Power Conference (PPC), Austin, pp. 1–5 (2015)
- Zhou, Z., Ge, Q., Zhao, L., Yang, B.: A modified general model for sic power MOSFET in rail transportation application. In: 2017 20th International Conference on Electrical Machines and Systems (ICEMS), Sydney, pp. 1–5 (2017)
- Duan, Z., Fan, T., Wen, X., Zhang, D.: Improved SiC power MOSFET model considering nonlinear junction capacitances. IEEE Trans. Power Electron. 33(3), 2509–2517 (2018)
- Li, H., Zhao, X., Sun, K., Zhao, Z., Cao, G., Zheng, T.Q.: A nonsegmented PSpice model of SiC MOSFET with temperature-dependent parameters. IEEE Trans. Power Electron. 34(5), 4603

  –4612 (2019)
- Yuan, D., Zhang, Y., Wang, X., Gao, J.: A Detailed analytical model of SiC MOSFETs for bridge-leg configuration by considering staged critical parameters. IEEE Access 9, 24823–24847 (2021)
- Wang, Z., Yang, X., Ding, Y., Wang, J.: An improved SPICE model of SiC MOSFET by output nonlinear capacitor optimization. In: 2020 IEEE 9th International Power Electronics and Motion Control Conference (IPEMC2020-ECCE Asia), Nanjing, pp. 3132–3137 (2020)
- Mudholkar, M., Ahmed, S., Ericson, M.N., Frank, S.S., Britton, C., , Tooth, H.A.: Datasheet driven silicon carbide power MOSFET model. IEEE Trans. Power Electron. 29(5), 2220–2228 (2014)
- Li, X., Jiang, J., Huang, A.Q., Guo, S., Deng, X., Zhang, B., She, X.: A SiC power MOSFET loss model suitable for high-frequency applications. IEEE Trans. Ind. Electron. 64(10), 8268–8276 (2017)
- Xie, Y., Chen, C., Yan, Y., Huang, Z., Kang, Y.: Investigation on ultralow turn-off losses phenomenon for SiC MOSFETs with improved switching model. IEEE Trans. Power Electron. 36(8), 9382–9397 (2021)
- Talesara, V., Xing, D., Fang, X., Fu, L., Shao, Y., Wang, J., Lu, W.: Dynamic switching of SiC power MOSFETs based on analytical subcircuit model. IEEE Trans. on Power Electron. 35(9), 9680–9689 (2020)
- Roy, S.K., Basu, K.: Analytical model to study hard turn-off switching dynamics of SiC mosfet and Schottky diode pair. IEEE Trans. Power Electron. 36(1), 861–875 (2020)
- Sun, J., Yuan, L., Duan, R., Lu, Z., Zhao, Z.: A semiphysical semibehavioral analytical model for switching transient process of SiC MOSFET module. IEEE J. Emerg. Sel. Top. Power Electron. 9(2), 2258–2270 (2020)

 Endruschat, A., Novak, C., Gerstner, H., Heckel, T., Joffe, C., März, M.: A universal SPICE field-effect transistor model applied on SiC and GaN transistors. IEEE Trans. Power Electron. 34(9), 9131–9145 (2018)

- Nelson, B.W., Lemmon, A.N., Jimenez, S.J., Mantooth, H.A., DeBoi, B.T., New, C.D., Hossain, M.M.: Computational efficiency analysis of SiC MOS-FET models in SPICE: dynamic behavior. IEEE Open J. Power Electron. 2, 106–123 (2021)
- Jimenez, S., Lemmon, A., Nelson, B., Deboi, B.: Comprehensive characterization of MOSFET intrinsic capacitances. In: 2021 IEEE Applied Power Electronics Conference and Exposition (APEC), Phoenix, pp. 1524–1530 (2021)
- 28. Chen, Z., Characterization and Modeling of High-Switching-Speed Behavior of SiC Active Devices. Virginia Tech (2009)
- Witcher, J.B.: Methodology for switching characterization of power devices and modules. M.S thesis, Virginia Polytechnic Institute and State University, Blacksburg, USA (2003)
- Zeng, Z., Zhang, X., Blaabjerg, F., Miao, L.: Impedance-oriented transient instability modeling of SiC MOSFET intruded by measurement probes. IEEE Trans. Power Electron. 35(2), 1866–1881 (2019)
- Liu, T., Wong, T.T., Shen, Z.J.: A new characterization technique for extracting parasitic inductances of SiC power MOSFETs in discrete and module packages based on two-port S-parameters measurement. IEEE Trans. Power Electron. 33(11), 9819–9833 (2018)
- Enz, C.C., Krummenacher, F., Vittoz, E.A.: An analytical MOS transistor model valid in all regions of operation and dedicated to low-voltage and low-current applications. Analog Integr. Circuits Signal Process. 8(1), 83– 114 (1995)

- Bucher, M., Lallement, C., Enz, C., Théodoloz, F., Krummenacher, F.: The EPFL-EKV MOSFET model equations for simulation. Version 2, 6 (1998)
- Funaki, T., Phankong, N., Kimoto, T., Hikihara, T.: Measuring terminal capacitance and its voltage dependency for high-voltage power devices. IEEE Trans. Power Electron. 24(6), 1486–1493 (2009)
- Tesche, E.M.: A simple model for the line parameters of a lossy coaxial cable filled with a nondispersive dielectric. IEEE Trans. Electromagn. Compat. 49(1), 12–17 (2007)
- Liu, Z., Huang, X., Lee, F.C., Li, Q.: Simulation model development and verification for high voltage GaN HEMT in cascode structure. In: 2013 IEEE Energy Conversion Congress and Exposition, Denver, pp. 3579– 3586 (2013)
- Johnson, C.M., Palmer, P.R.: Current measurement using compensated coaxial shunts. IEE Proc. Sci. Meas. Technol. 141(6), 471–480 (1994)
- CREE C2M0080120D datasheets. https://assets.wolfspeed.com/ uploads/2020/12/C2M0080120D.pdf (2019). Accessed September 2019

How to cite this article: Yang, X., Wang, Z., Ding, Y., Li, J., Xu, M.: Improved simulation modeling and its verification for SiC MOSFET. IET Power Electron. 15, 728–737 (2022). https://doi.org/10.1049/pel2.12263